Volume 15, Issue 3 865189 pp. 637-645
Article
Open Access

Timing-Driven-Testable Convergent Tree Adders

Johnnie A. Huang

Johnnie A. Huang

LSI Logic Corporation Milpitas, CA 91436, USA , lsi.com

Search for more papers by this author
Chien-In Henry Chen

Corresponding Author

Chien-In Henry Chen

Department of Electrical Engineering Wright State University Dayton, OH 45435, USA , wright.edu

Search for more papers by this author
First published: 30 January 2002

Abstract

Carry lookahead adders have been, over the years, implemented in complex arithmetic units due to their regular structure which leads to efficient VLSI implementation for fast adders. In this paper, timing-driven testability synthesis is first performed on a tree adder. It is shown that the structure of the tree adder provides for a high fanout with an imbalanced tree structure, which likely contributes to a racing effect and increases the delay of the circuit. The timing optimization is then realized by reducing the maximum fanout of the adder and by balancing the tree circuit. For a 56-b testable tree adder, the optimization produces a 6.37%increase in speed of the critical path while only contributing a 2.16% area overhead. The full testability of the circuit is achieved in the optimized adder design.

The full text of this article hosted at iucr.org is unavailable due to technical difficulties.