Volume 15, Issue 3 758468 pp. 595-604
Article
Open Access

Performance Driven Global Routing Through Gradual Refinement

Jiang Hu

Corresponding Author

Jiang Hu

Department of EE Texas A&M University College Station, TX 77843-3128, USA , tamu.edu

Search for more papers by this author
Sachin S. Sapatnekar

Sachin S. Sapatnekar

Department of ECE University of Minnesota Minneapolis, MN 55455, USA , umn.edu

Search for more papers by this author
First published: 30 January 2002
Citations: 1

Abstract

We propose a heuristic for VLSI interconnect global routing that can optimize routing congestion, delay and number of bends, which are often competing objectives. Routing flexibilities under timing constraints are obtained and exploited to reduce congestion subject to timing constraints. The wire routes are determined through gradual refinement according to probabilistic estimation on congestions so that the congestion is minimized while the number of bends on wires is limited. The experiments on both random generated circuits and benchmark circuits confirm the effectiveness of this method.

The full text of this article hosted at iucr.org is unavailable due to technical difficulties.