Volume 14, Issue 4 805245 pp. 363-372
Article
Open Access

Word-serial Architectures for Filtering and Variable Rate Decimation

Eugene Grayver

Eugene Grayver

Wireless Integrated Systems Laboratory Electrical Engineering Department 56-425B Eng. IV Bldg. UCLA Los Angeles, CA 90095-1594, USA , ucla.edu

Search for more papers by this author
Babak Daneshrad

Corresponding Author

Babak Daneshrad

Wireless Integrated Systems Laboratory Electrical Engineering Department 56-425B Eng. IV Bldg. UCLA Los Angeles, CA 90095-1594, USA , ucla.edu

Search for more papers by this author
First published: 02 January 2001
Citations: 3

Abstract

A new flexible architecture is proposed for word-serial filtering and variable rate decimation/interpolation. The architecture is targeted for low power applications requiring medium to low data rate and is ideally suited for implementation on either an ASIC or an FPGA. It combines the small size and low power of an ASIC with the programmability and flexibility of a DSP. An efficient memory addressing scheme eliminates the need for power hungry shift registers and allows full reconfiguration. The decimation ratio, filter length and filter coefficients can all be changed in real time. The architecture takes advantage of coefficient symmetries in linear phase filters and in polyphase components.

The full text of this article hosted at iucr.org is unavailable due to technical difficulties.