Volume 14, Issue 4 965623 pp. 349-354
Article
Open Access

Design Procedure Based on VHDL Language Transformations

László Varga

László Varga

Department of Electron Devices Technical University of Budapest Goldmann Gy. t. 3. Budapest H-1111, Hungary , bme.hu

Search for more papers by this author
Gábor Hosszú

Corresponding Author

Gábor Hosszú

Department of Electron Devices Technical University of Budapest Goldmann Gy. t. 3. Budapest H-1111, Hungary , bme.hu

Search for more papers by this author
Ferenc Kovács

Ferenc Kovács

Department of Electron Devices Technical University of Budapest Goldmann Gy. t. 3. Budapest H-1111, Hungary , bme.hu

Search for more papers by this author
First published: 10 March 2000

Abstract

One of the major problems within the VHDL based behavioral synthesis is to start the design on higher abstraction level than the register transfer level (RTL). VHDL semantics was designed strictly for simulation, therefore it was not considered as high-level synthesis language. A novel synthesis procedure was developed, which uses the methodology of high level synthesis. It starts from an abstract VHDL model and produces an RTL VHDL description through successive language transformations while preserving the VHDL standard simulation semantics. The steps of the synthesis do not use graph representation or other meta-language, but apply the standard VHDL only. This VHDL representation is simulatable and accessible, functional verification can be performed by simulation at any time, and the simulation results can be used to guide the synthesis process. The output VHDL format is suitable to continue the design flow with RTL based synthesis tools.

The full text of this article hosted at iucr.org is unavailable due to technical difficulties.