Volume 15, Issue 2 215708 pp. 547-553
Article
Open Access

Reduction of Power Dissipation in Dynamic BiCMOS Logic Gates by Transistor Reordering

S. M. Rezaul Hasan

Corresponding Author

S. M. Rezaul Hasan

Department of Electrical and Computer Engineering College of Engineering University of Sharjah University City, P.O. Box 27272 Sharjah, United Arab Emirates , sharjah.ac.ae

Search for more papers by this author
Yufridin Wahab

Yufridin Wahab

Silterra Inc. Kulim High Technology Park Kulim, Kedah, Malaysia , khtp.com.my

Search for more papers by this author
First published: 03 May 2002

Abstract

This paper explores the deterministic transistor reordering in low-voltage dynamic BiCMOS logic gates, for reducing the dynamic power dissipation. The constraints of load driving (discharging) capability and NPN turn-on delay for MOSFET reordered structures has been carefully considered. Simulations shows significant reduction in the dynamic power dissipation for the transistor reordered BiCMOS structures. The power-delay product figure-of-merit is found to be significantly enhanced without any associated silicon-area penalty. In order to experimentally verify the reduction in power dissipation, original and reordered structures were fabricated using the MOSIS 2 μm N-well analog CMOS process which has a P-base layer for bipolar NPN option. Measured results shows a 20% reduction in the power dissipation for the transistor reordered structure, which is in close agreement with the simulation.

The full text of this article hosted at iucr.org is unavailable due to technical difficulties.